Searching for just a few words should be enough to get started. If you need to make more complex queries, use the tips below to guide you.
Issue title: Digital transformation through advances in artificial intelligence and machine learning
Guest editors: Hasmat Malik, Gopal Chaudhary and Smriti Srivastava
Article type: Research Article
Authors: Raveendran, Arun Prasatha | Alzubi, Jafar A.b; * | Sekaran, Rameshc | Ramachandran, Manikandand
Affiliations: [a] Siddhartha Institute of Technology & Sciences, Hyderabad, Telangana, India | [b] Al-Balqa Applied University, Salt, Jordan | [c] Velagapudi Ramakrishna Siddhartha Engineering College, Vijayawada, Andhra Pradesh, India | [d] SASTRA Deemed University, Thanjavur, India
Correspondence: [*] Corresponding author. Jafar A. Alzubi, Faculty of Engineering, Al-Balqa Applied University, Salt, Jordan. E-mail: j.zubi@bau.edu.jo.
Abstract: This Ensuing generation of FPGA circuit tolerates the combination of lot of hard and soft cores as well as devoted accelerators on a chip. The Heterogene Multi-Processor System-on-Chip (Ht-MPSoC) architecture accomplishes the requirement of modern applications. A compound System on Chip (SoC) system designed for single FPGA chip, and that considered for the performance/power consumption ratio. In the existing method, a FPGA based Mixed Integer Programming (MIP) model used to define the Ht-MPSoC configuration by taking into consideration the sharing hardware accelerator between the cores. However, here, the sharing method differs from one processor to another based on FPGA architecture. Hence, high number of hardware resources on a single FPGA chip with low latency and power targeted. For this reason, a fuzzy based MIP and Graph theory based Traffic Estimator (GTE) are proposed system used to define New asymmetric multiprocessor heterogene framework on microprocessor (AHt-MPSoC) architecture. The bandwidths, energy consumption, wait and transmission range are better accomplished in this suggested technique than the standard technique and it is also implemented with a multi-task framework. The new Fuzzy control-based AHt-MPSoC analysis proves significant improvement of 14.7 percent in available bandwidth and 89.8 percent of energy minimized to various traffic scenarios as compared to conventional method.
Keywords: FPGA, MPSoC, hardware accelerators, MIP model, fuzzy control, GTE
DOI: 10.3233/JIFS-189737
Journal: Journal of Intelligent & Fuzzy Systems, vol. 42, no. 2, pp. 647-658, 2022
IOS Press, Inc.
6751 Tepper Drive
Clifton, VA 20124
USA
Tel: +1 703 830 6300
Fax: +1 703 830 2300
sales@iospress.com
For editorial issues, like the status of your submitted paper or proposals, write to editorial@iospress.nl
IOS Press
Nieuwe Hemweg 6B
1013 BG Amsterdam
The Netherlands
Tel: +31 20 688 3355
Fax: +31 20 687 0091
info@iospress.nl
For editorial issues, permissions, book requests, submissions and proceedings, contact the Amsterdam office info@iospress.nl
Inspirees International (China Office)
Ciyunsi Beili 207(CapitaLand), Bld 1, 7-901
100025, Beijing
China
Free service line: 400 661 8717
Fax: +86 10 8446 7947
china@iospress.cn
For editorial issues, like the status of your submitted paper or proposals, write to editorial@iospress.nl
如果您在出版方面需要帮助或有任何建, 件至: editorial@iospress.nl